The QuadFALC® is an addition to Infineon's market leading FALC®
family of advanced E1/T1/J1 Framer And Line Interface Unit (LIU)
components. As a four port E1/T1/J1 framer and line interface unit
(LIU),QuadFALC is optimized for a range of network equipment including
Radio network Controllers, Node B line cards, PBX or SDH/SONET ADMs.
The QuadFALC features a unique clock generation unit that accepts
any reference clock between 1.02 andd 20 MHz as well as integrated
analog switches for impedance matching or protection switching. Using
industry leading QuadFALC Evaluation support tools, system developers
can shorten design cycles while creating a wide range of highly flexible, low
BOM E1/T1/J1 line cards
A p p l i c a t i o n s
Wireless base stations

Router

Multi-service access platforms,

Digital loop carriers

Remote access servers/concentrators

SONET/SDH Add/Drop multiplexers

A n a l o g L i n e I n t e r f a c e s
Four independent E1/T1/J1 long haul/short haul line interface units

Software programmable T1/E1/J1

Integrated analog switch for impedance matching (E1-75/120, T1-100 ,

J1-110) and protection switching (only PG-LBGA-160 package)
Crystal-less wander and jitter attenuation/compensation according to TR

62411 and ETS-TBR 12/13
Clock generation unit accepts any frequency reference clock from 1.02

MHz to 20 MHz
Programmable transmit pulse shape for flexible pulse generation

Receiver sensitivity exceeds -36 dB@772 kHz and -43 dB@1024 kHz

Clock signal generation & extraction according to ITU-T G.703 Sec. 13
F r a m e A l i g n e r s
ITU-T G.704 frame alignment/synthesis for 2.048/1.544 Mbit/s

– E1: Double- & CRC Multi-frame
– T1: F4, F12 (D4), Ext. Super Frame (ESF),
F72 (SLC96)
Detects and generates LOS, AIS and RAI alarms

CRC-4 performance monitoring

PRBS generation and monitoring

Detects & generates LOS, AIS & RAI alarms

System bus data rate scalable from 1.544 Mbit/s

up to 16 Mbit/s
Synchronization Supply Message (SSM)

generation and extreaction
H D L C C o n t r o l l e r s
12 HDLC controllers (three per channel)

including 128-byte deep FIFO buffers each
CAS controller with micro-processor or system

interface serial access
Supports signaling system #7

ANSI T1.403 Bit-Oriented Messages (BOM),

generates periodical performance reports
G e n e r a l F e a t u r e s
Software and pin compatible to previous

QuadFALC versions
Intel® or Motorola® type 8/16-bit microprocessor

interface
Serial SPI bus and serial SCI bus slave

interfaces
Low power operation (150mW / channel typical)

Dual voltage 1.8 V/3.3 V or single voltage 3.3 V

power supply
PG-LBGA-160, 15x15 mm with 1.0 mm ball pitch

PG-TQFP-144, 20x20 mm, 0,5 mm pitch

-40°C to +85°C operation

Rohs compliant packages
 
PEF22554 V2.1 شرکت دیجیکا پارت واردات قطعات الکترونیک     www.digikapart.ir
درحال بارگزاری
درحال بارگزاری
درحال بارگزاری